LIGO Document D2000329-v2
- Schematics and PCB of the PCIe timing interface.
- Minor changes to the PCB, added RS485 transciever, more clock options, and test points.
First Run - L1 changed to 33nH, C23 removed, R5 reduced to 5k.
R94 is changed to adjust range of the VCXO. 22k for Bomar, 7.15k for Vectron.
DCC Version 3.4.3, contact
Document Database Administrators