customize
Design Rule Verification Report
Date
:
4/18/2008
Time
:
12:57:03 PM
Elapsed Time
:
00:00:00
Filename
:
C:\User\Daniel\Protel\Timing\TimingSlave\ChassisTimingInterface.PcbDoc
Warnings
:
0
Rule Violations
:
0
Summary
Warnings
Count
Total
0
Rule Violations
Count
Room FPGA (Bounding Region = (0mil, 0mil, 2000mil, 1000mil) (InComponentClass('FPGA'))
0
Short-Circuit Constraint (Allowed=Yes) (InNet('AGND')),(InNet('GND'))
0
Short-Circuit Constraint (Allowed=No) (All),(All)
0
Broken-Net Constraint ( (All) )
0
Height Constraint (Min=0mil) (Max=1000mil) (Prefered=500mil) (All)
0
Hole Size Constraint (Min=1mil) (Max=250mil) (All)
0
Width Constraint (Min=5mil) (Max=100mil) (Preferred=5mil) (All)
0
Clearance Constraint (Gap=5mil) (All),(All)
0
Total
0